2009-11-01ãã1ã¶æéã®è¨äºä¸è¦§
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã æ©ããIEEE 1800-2009対å¿æ¬ããªãªã¼ã¹ããã¾ããã SystemVerilog Assertions Handbook, 2nd Edition ç®æ¬¡ çè (Ben Cohenæ°)ã®æ稿è¨äº : Now that IEEE 1800-2009 is approved, then what? â¦
æ ç»å¥½ãã®æ¯è¨ ä»æã¯ãDVD10æ¬ã«ãGyaO:1æ¬ã ãã³ã³ãã¯ã»ãã³ã¸ã£ã©ã¹/BANGKOK DANGEROUS(2008)(DVD) ããã¯ã¹ã»ãã¤ã³/MAX PAYNE(2008)(DVD) ããã¼ãã¦ã§ã¤âªããã¼ãã¦ã§ã¤ ã³ã¼ã©ã¹ã©ã¤ã³ã«ããã夢/EVERY LITTLE STEP(2008)(DVD) ã·ã£ããã«/PREMONIâ¦
Verification Engineerã®æ¯è¨ æ¬æ¥è¡ããããESV User's Meeting 2009ã(æ§Jï½°CING)ã«è¡ã£ã¦ãã¾ããã ãã¬ã¬ã·ã¼ã³ã¢å¾©å»ã¨ã³ã¢éçºæã«ãããä»®æ³ãã©ãããã©ã¼ã ãç¨ããæ©æã®ããªãã§ã©ã«æ¥ç¶ã by ãªã³ã¼ã®æ¨æãã ããç¹å¥è³ãåè³ããã¾ãããæ¨æâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã SV-2005ã§ã¯ã$fatal/$error/$warning/$infoã·ã¹ãã ã¿ã¹ã¯ã¯ãã¢ãµã¼ã·ã§ã³é¨åã«ã ã使ç¨ã§ãã¾ãããã SV-2009ã§ã¯ã$displayã·ã¹ãã ã¿ã¹ã¯ã使ããå ´æã§ããã°ãã©ãã§ã使ããããã«ãªâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã SV-2005ã§ã¯ã$sformatã·ã¹ãã ã¿ã¹ã¯ã§$printfã·ã¹ãã ã¿ã¹ã¯ã§åºåãããã©ã¼ããããä½æãããã¨ãã§ãã¾ãã $sformatã·ã¹ãã ã¿ã¹ã¯ã§ã¯ã第1å¼æ°ã«ãã©ã¼ãããã®æååããã¦ããã¾ãâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã $displayã·ã¹ãã ã¿ã¹ã¯ã§æ°å¤ã®ãã£ã¼ã«ãå¹ ãæå®ãããã¨ãã§ããããã«ãªãã¾ãã 32ããã(int)ã16é²æ°ã§è¡¨ç¤ºããã¨ãã¯ã %h : å·¦å´ã«0ãè©°ãã(32ãããã ã¨ãæ大0å) %0h : å·¦å´ã®0â¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã letã使ãã°ã`defineãã£ã¬ã¯ãã£ãã®ç½®ãæããã§ãã¾ãã `defineãã£ã¬ã¯ãã£ãã§ã¯ããã¯ããå®ç¾©ãã¦å¾ããã¼ã¨ãã®ãã¯ãã¯å®ç¾©æ¸ã¿ã«ãªãã¾ãã ãã¯ãã®å®ç¾©ãæ¢ããã«ã¯ã`undef ãâ¦
Verification Engineerã®æ¯è¨ ã¡ã³ã¿ã¼ã®ããã°ï¼SystemC, Ten Years Laterâ¦ã«ããã¨ã Gary Smith EDAã®ESL Synthesisã®è¨èªã·ã§ã¢ã¯ã C/C++ : 42%(2006) => 65%(2008) SystemC : 28%(2006) => 20%(2008) 2008å¹´ã®æ®ãã¯ããªãã¨ãBluespec !ãSystemCã¨ã®â¦
Verification Engineerã®æ¯è¨ æ¬æ¥ã50000訪åè ãéæãã¾ããã 2009å¹´11æ19æ¥(50000訪åè ã130æ¥ãç´76人/æ¥) 2009å¹´ 7æ 9æ¥(40000訪åè ã150æ¥) 2009å¹´ 2æ10æ¥(30000訪åè ã150æ¥) 2008å¹´ 9æ 9æ¥(20000訪åè ã165æ¥) 2008å¹´ 3æ24æ¥(10000訪åè â¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã ç¾å¨ãVerilog HDL(IEEE 1364-2005)ã¨SystemVerilog(IEEE 1800-2005)ã®2ã¤ã®æ¨æºãããã¾ãã ãããSystemVerilogã«çµ±ä¸ããä½æ¥ãé²ãããã¦ãã¾ãã 2009/11/12(æ¨)ã®æ¥è¨ï¼IEEE 1800-2009â¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã VMM Centralã®ããã°ï¼SV-AOE: your friendly debug-companion!ã«ããã¨ã VCSã®ææ°çã§ã¯ãAspect Oriented Extensions to SystemVerilogã¨ããæ©è½ã追å ãããããã ã ããã£ã¦ãeã®ããâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã VMM Centralã®ããã°ï¼Verification in the trenches: an end userâs viewpoint on VMM1.2ã«ã ã¡ãã£ã¨ã ããVMM 1.2ã§è¿½å ããããã®ã詳細ããã¦ãã¾ãã VMM 1.2 Features vmm_object vmm_â¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã ã©ããããIEEE 1800-2009ã®æ¨æºåã®ä½æ¥ãé²ãã ããã§ããã ãããããããå¹´å (ã ã¨ã1800-2009)ã é ãã¨ãæ¥å¹´ã«ã¯æ¨æºåã«ãªãã ãã(1800-2010) P.S Fw: 1800-2009 Approval Notificatâ¦
Verification Engineerã®æ¯è¨ ã¡ã³ã¿ã¼ã®ããã°ï¼Thomas Bollaertâs Blogã« Gary Smithâs ESL 2009 Market Trendsãã¢ããããã¾ããã Gary Smithããã®ESL Synthesis Market Share - Top 3ã¯ã2008å¹´ã¯2007å¹´ã¨åãã§ããã Shareãä¸ããã®ã¯ãMentorã ãâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã Alteraã®QuartusIIãv9.1ã«ã¢ãããã¼ããããã¨ã«ä¼´ããModelSim AEã6.4aãã6.5bã«ã¢ãããã¼ãããã¾ããã ModelSim-Altera 6.5b ã½ããã¦ã§ã¢ ãã¼ã¸ã§ã³ã6.5bã«ãªã£ããã¨ã«ãããVMM-â¦
Verification Engineerã®æ¯è¨ EEDesignã®è¨äº SystemC synthesis subset draft standard releasedã«ããã¨ã OSCIã¯SystemCã®åæãµãã»ããã®ãã©ãã1.3ãæ¥å¹´1æ21æ¥ã¾ã§ãããªãã¯ã¬ãã¥ã¼ãã¾ãã OSCI : OSCI Introduces SystemC Synthesis Subset Draâ¦
Verification Engineerã®æ¯è¨ 2009å¹´11æ27æ¥(é)ã«éå¬ããããESV User's Meeting 2009ã(æ§Jï½°CING)ã®ç³ãè¾¼ã¿ãéå§ããã¾ããã åºèª¿è¬æ¼ ï¼ããã³ã¢ã®ç«¯æ«ãã©ãããã©ã¼ã æ¦ç¥ã åãã¼ã«ã®ã¦ã¼ã¶äºä¾ã¯ã6件ã§ãã ãProcessor Designerã«ãããã«ãâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã OVM 2.0.3ããªãªã¼ã¹ããã¾ããã Reference Manualã333ãã¼ã¸ãã384ãã¼ã¸ã«ãç®æ¬¡ä»ãã¾ããã ã¡ãã»ã¼ã¸ãã¯ãã¨ãã¦ã `ovm_info `ovm_warning `ovm_error `ovm_fatal ã追å ããã¾ããâ¦
Verification Engineerã®æ¯è¨ æ¬æ¥ã®Cynthesizer ã¦ã¼ã¶ã¼äº¤æµä¼2009ã«è¡ã£ã¦ãã¾ããã è¡ãåã¯ããã»ã©æå¾ ã¯ãã¦ãã¾ããã§ããããçµæã¯ãªããªãããã£ãã§ãã ãã ãå¸ã¯çµæ§ç©ºãã¦ãã¾ããã æ±èããã¨ä¸æ´ããã®äºä¾ã¯ãCynthesizerã®è©±ã DMPãâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã All of SystemVerilogã«ãModelSim AEã§OVMã®ãã©ã¤ã¢ã«ï¼ä¾é¡ãAPBãã¢ãããã¾ããã ã¨ããã趣å³ã®ããã¤ãããã®ææãã¾ã¨ããã¢ãã§ã(æ²è¼äºæ¿æ¸ã¿) ã¢ãã«ã®ã³ã¼ãããã³ãµã³ãã«ã·ã¼â¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã æ¨æ¥ã®ç¶ãã§ãã ModelSim XEã§VMMãåããããã®ä½æ¥ããã³åä½ç¢ºèªãããã¨ãã®ã¾ã¨ããAll of SystemVerilogã«ã¢ãããã¾ããã ModelSim XEã§VMMã使ã£ã¦ã¿ã èªå·±è²¬ä»»ã§ããå©ç¨ãã ããâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã OVM Worldãããã¦ã³ãã¼ãã§ããVMM 1.1.1aã¯ãMentorã®Questa 6.4bã§åä½ãã¾ãã ModelSim XE Edition-IIIã¯ãModelSim 6.4bãã¼ã¹ãªã®ã§ãã®VMM-1.1.1aãåä½ãããã©ããã確ããã¾ãããâ¦
Verification Engineerã®æ¯è¨ : SystemVerilogã®ä¸çã¸ãããã ModelSim AE/XE/PE/DE/LE/SEã§ã¯ãSystemVerilogã® ã»programããã㯠ã»å¶ç´ä»ãã©ã³ãã çæ(randomize) ã»ã«ãã¬ãã¸(cover) ã»ã¢ãµã¼ã·ã§ã³(SVA : SystemVerilog Assertion) ã¯ãµãã¼ããâ¦