åæ¸ã å æ¥ã¾ã¨ã¾ã£ãæéãã¨ã£ã¦FPGAãåããã¦ã¿ãã¨ãããããã¤ãäºæãã¬ãã©ãã«ã«è¦èããã¾ããã®ã§ãåå¿è ãééãå¾ããã©ãã«ä¾ãæãã¦ã¿ã¾ãã æ¬ç¨¿ã§ã¯ Quartus II ã HDL ã®æ±ãæ¹ã«ã¤ãã¦è¨åãã¾ãããåè·¯ã®å®è£ ã¾ã§ã®å ·ä½çãªä½æ¥æé ãªã©ã«ã¤ãã¦ã¯ä»ã®æ å ±æºã«è²ãã¾ãã ãã¨ãã°åèæç®[2]ããããã¸ã§ã¯ãã®æ°è¦ä½æãããã³ã¢ãµã¤ã³ãæ¸ãè¾¼ã¿ã¾ã§ã®æé ãç»é¢ä»ãã§ä¸éãæ²è¼ãã¦ãã¦ã¨ã¦ãè¯ãã§ãã æ¤è¨¼ç°å¢ OS Windows8.1 / Antergos Linux(Arch Linux Based) FPGA ãã¼ã DE0-Nano (Cyclone IV EP4CE22F17C6N) HDL VHDL æ¬é¡ ã¾ã VHDL ã®ã³ã¼ãã以ä¸ã«è¨è¼ãã¾ãã library IEEE; use IEEE.std_logic_1164.all; use IEE
{{#tags}}- {{label}}
{{/tags}}