neorv32
Here are 18 public repositories matching this topic...
🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
-
Updated
Nov 24, 2024 - VHDL
🎲 A Tiny and Platform-Independent True Random Number Generator for any FPGA (and ASIC).
-
Updated
Nov 20, 2024 - VHDL
✔️Port of RISCOF to check the NEORV32 for RISC-V ISA compatibility.
-
Updated
Nov 18, 2024 - Python
Simulating the NEORV32 RISC-V Processor using the VUnit testing framework.
-
Updated
Nov 18, 2024 - VHDL
A LeNet-5 implementation using C language and FPGA, obtaining more performance (Hardware) together with greater versatility (Software), uniting the two worlds. Hardening the Software and Softening the Hardware, to something in between, like Molten Iron, so a Moltenware implementation.
-
Updated
Jun 16, 2024 - C
A XModem Bootloader for the NEORV32 CPU on the DE0-Nano board.
-
Updated
Nov 2, 2023 - C
🔑 Technology-agnostic Physical Unclonable Function (PUF) hardware module for any FPGA.
-
Updated
Nov 5, 2022 - VHDL
Delivrables and code base from a CentraleSupéléc project
-
Updated
Jun 22, 2022 - VHDL
Improve this page
Add a description, image, and links to the neorv32 topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with the neorv32 topic, visit your repo's landing page and select "manage topics."