Synthesizable SystemVerilog IP-Cores of the Forward and Backward Clarke Transformation
-
Updated
Jun 7, 2020 - SystemVerilog
Synthesizable SystemVerilog IP-Cores of the Forward and Backward Clarke Transformation
Microarquitecturas y Softcores - CESE - FIUBA
📦 Tool to enable package managing for HDL VIP or IP cores (Verilog, SystemVerilog, VHDL) using Python pip
IP core for a simple SPI master with variable clock frequncy within AXI peripheral. Developed and tested on Zybo evaluation board (Zynq-7000 product family)
This repository showcases various projects developed on the DE10-Lite board (Intel MAX 10 FPGA) using Quartus Prime Lite software. The projects primarily focus on Finite State Machines (FSMs) and communication protocols, implemented in VHDL. Each project includes HDL code, testbenches, simulations, and .qsf files for pin assignments
Código Verilog y C realizado para la tesis para la Carrera en Ingeniería en Computación FCEFyN UNC
Artículos escritos en base al Proyecto Final de la carrera Ingeniería en Computación FCEFyN UNC
Synthesizable SystemVerilog IP-Core of the First-Order Delta-Sigma Modulator
Informe de la Tesis para la Carrera en Ingeniería en Computación FCEFyN UNC
Implementation of ChaCha20 for Cyclone V FPGA (DE10-nano) easily connectable to HPS (ARM processor)
Verilog HDL implementation of the GOST R34.12-2015 — a fresh Russian government standard symmetric key block cipher.
Synthesizable SystemVerilog IP-Core of the I2S Receiver
Verilog HDL implementation of the GOST 28147-89 — a Soviet and Russian government standard symmetric key block cipher
Add a description, image, and links to the ip-core topic page so that developers can more easily learn about it.
To associate your repository with the ip-core topic, visit your repo's landing page and select "manage topics."