DTMF Receiver HM 9270C/D
DTMF Receiver HM 9270C/D
DTMF Receiver HM 9270C/D
DTMF RECEIVER
General Description
The HM 9270C/D is a complete DTMF receiver integrating both the bandsplit filter and digital decoder
functions. The filter section uses switched capacitor techniques for high- and low-group filters and dial-tone
rejection. Digital counting techniques are employed in the decoder to detect and decode all 16 DTMF tonepairs into a 4-bit code. External component count is minimized by on-chip provision of a differential input
amplifier, clock-oscillator and latched 3-state bus interface.
Features
Pin Configurations
HM9270C
IN+
IN
GS
VREF
IC*
IC*
OSC1
OSC2
VSS
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
HM9270D
VDD
IN+
IN
GS
St/GT
ESt
StD
Q4
Q3
Q2
Q1
TOE
VREF
INH
PWDN
OSC1
OSC2
VSS
* Connect to VSS
- 1 -
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
VDD
St/GT
ESt
StD
Q4
Q3
Q2
Q1
TOE
HM 9270C/D
DTMF RECEIVER
HIGH
GROUP
FILTER
IN+
IN
GS
DIAL
TONE
FILTER
DIGITAL
ZERO
CROSSING
DETECTORS DETECTION
LOW
GROUP
FILTER
ALGORITHM
CODE
Q1
CONVERTER
Q2
AND
Q3
LATCH
Q4
CHIP
CHIP CHIP
CHIP
CLOCKS POWER BIAS REF
OSC2
BIAS
CIRCUIT
+
STEERING
LOGIC
OSC1
VDD V
SS
PWDN
VREF St/ GT
ESt
StD
TOE
Pin Description
Function
Pin
Sym.
1
2
IN+
IN-
Non-Inverting input
Connections to the front-end differential amplifier.
Invering Input
GS
Gain select. Gives access to output of front-end differential amplifier for connection of
feedback resistor.
VREF
Reference voltage output,nominally VDD/2. May be used to bias the inputs at midrail (see
application diagram).
INH
Inhibit (input) logic high inhibit the detection of 1633Hz internal built-in pull down resistor.
(HM9270D only).
PWDN
Power down (input). Active high power down the device and inhibit the oscillator internal
built-in pull down resistor. (HM9270D only).
7
8
OSC1
OSC2
Clock Input
Output
VSS
TOE
3-state data output enable (input). Logic high enables the outputs Q1-Q4. Internal pull-up.
10
Clock
3.579545 MHz crystal connected between these pins completes
internal oscillator.
- 2 -
HM 9270C/D
DTMF RECEIVER
Function
Pin
Sym.
11
12
13
14
Q1
Q2
Q3
Q4
3-state data outputs. When enabled by TOE, provide the code corresponding to the last valid
tone-pair received (see code table).
15
StD
Delayed steering output. Presents a logic high when a received tone-pair has been registered
and the output latch updated; returns to logic low when the voltage on St/GT falls below
VTSt.
16
ESt
Early steering output. Presents a logic high immediately when the digital algorithm detects a
recognizable tone-pair (signal condition). Any momentary loss of signal condition will cause
ESt to return to a logic low.
17
St/GT
Steering input/guard time output (bi-directional). A voltage greater than VTSt detected at St
causes the device to register the detected tone-pair and update the output latch. A voltage
less than VTSt frees the device to accept a new tone-pair. The GT output acts to reset the
external steering time-constant; its state is a function of ESt and the voltage on St (see truth
table).
18
VDD
Min.
Max.
Units
DC Electrical Characteristics
Parameter Description
SUPPLY:
VDD
Icc
Po
IS
INPUTS:
VIL
VIH
IIH/IIL
Iso
RIN
VTSt
Test Conditions
f=3.579MHz; VDD=5V
PWDN pin = VDD
3.0
15
-
5.25
7
35
100
V
mA
mW
A
1.5
V
V
uA
uA
M
3.5
VIN=Vss or VDD
TOE (Pin 10)=OV
@ 1kHz
0.1
7.5
10
2.35
- 3 -
15
HM 9270C/D
DTMF RECEIVER
Parameter
OUTPUTS:
VOL
VOH
IOL
IOH
VREF
ROR
Description
Test Conditions
Min.
No Load
No Load
VOUT=0.4V
VOUT=4.6V
No Load
Typ.
Max.
Units
0.03
4.97
2.5
0.8
1.0
0.4
2.4
V
V
mA
mA
V
K
2.7
10
Operating Characteristics
Gain Setting Amplifier
Parameter
IIN
RIN
VOS
PSRR
CMRR
AVOL
fC
VO
CL
RL
VCM
Description
Input Leakage Current
Input Resistance
Input Offset Voltage
Power Supply Rejection
Common Mode Rejection
DC Open Loop Voltage Gain
Open Loop Unity Gain Bandwidth
Output Voltage Swing
Tolerable capacitive load(GS)
Tolerable resistive load(GS)
Common Mode Range
Test Conditions
Min.
Typ. Max.
100
10
25
60
60
65
1.5
4.5
100
50
3.0
1kHz
-3.0V <VIN< 3.0V
RL100K to VSS
No Load
Units
nA
M
mV
dB
dB
dB
MHz
VPP
pF
K
VPP
AC Characteristics
All voltages referenced to VSS unless otherwise noted. VDD=5.0V, VSS=0V, TA = 25OC, FCLK=3.579545 MNz, using
test circuit of figure 2.
Parameter
Description
Min.
Typ.
SIGNAL COITIONS:
Valid Input Signal level (each
tone signal):MIN
MAX
-40
7.75
1,2,3,5,6,9,11
1,2,3,5,6,9,11
10
10
dB
dB
2,3,6,9,11
1.5%2 Hz
Nom.
Nom.
2,3,5,9,11
2,3,5,11
2,3,4,5,9,10,11
2,3,4,5,7,9,10,11
2,3,4,5,8,9,10,11
3.5%
-16
-12
+18
- 4 -
Notes
dBm
mVRMS
dBm
mVRMS
+1
883
Max. Units
dB
dB
1,2,3,5,6,9,11
HM 9270C/D
DTMF RECEIVER
Parameter
Description
TIMING:
tDP
tDA
tREC
tREC
tID
tDO
OUTPUTS:
tPQ
tPSED
tQSED
tPTE
tPTD
CLOCK:
fCLK
CLO
Crystal/Clock Frequency
Clock Output Capacitive
(OSC2)
Load
Units
5
0.5
ms
ms
ms
ms
ms
14
4
16
8.5
40
20
40
ms
Adjustment"
8
12
4.5
50
300
11
60
3.5759 3.5795
Notes
Refer to Fig. 4
(User Adjustable)
Refer to "Guard Time
s
s
s
ns
ns
TOE= VDD
RL=10k
CL=50pf
3.581 MHz
30 pf
Notes: 1.dBm = decibels above or below a reference power of 1mW into a 600 Ohm load.
2.Digit sequences consists of all 16 DTMF tones.
3.Tone duration = 40mS Tone pause = 40mS.
4.Nominal DTMF frequencies are used.
5.Both tones in the composite signal have an equal amplitude.
6.Tone pair is deviated by 1.5% 2Hz.
7.Bandwidth limited (3kHz) Gaussian Noise.
8.The precise dial tone frequencies are (350Hz and 440Hz) 2%.
9.For an error rate of less than 1 in 10,000.
10.Referenced to the lowest level frequency component in DTMF signal.
11.Added A 0.1f capacitor between V DD and VSS.
Function Description
HM9270C
5V
0.1f
IN+
100 NF
St/GT
IN
100 K
100 K
3.58
MHz
VDD
GS
ESt
VREF
StD
IC
Q4
IC
Q3
OSC1
Q2
OSC2
VSS
TOE
100 NF
300 K
Q1
20
HM 9270C/D
DTMF RECEIVER
HM9270D
5V
0.1f
IN+
100 NF
IN
Vin
100 K
5V
100 K
3.58
MHz
VDD
St/GT
GS
ESt
VREF
StD
INH
Q4
PWDN
Q3
OSC1
Q2
OSC2
VSS
Q1
100 NF
300 K
TOE
Q1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
Z
HM 9270C/D
DTMF RECEIVER
FIGURE 5. TIMING DIAGRAM
D
EVENTS
t REC
t REC
TONE # n
t
G
TONE DROPOUT
INTERDIGIT
PAUSE
t ID
TONE #n+1
t DO
TONE#n+1
t DA
DP
V Tst
ESt
t GTP
GTA
St/GT
t
DATA
OUTPUTS
Q1-Q4
PQ
DECODED
TONE#n
t PS t D
DECODED TONE # n + 1
HIGH
IMPEDANCE
StD
OUTPUT
t
TOE
t
PTE
10
50
STEERING CIRCUIT
60
PTD
20
30
40
HM 9270C/D
DTMF RECEIVER
0.1f
V DD
V DD
V DD
GTA =(RC) ln (
V TST
VC
St/GT
GTP
V DD
)
V DD - V
TST
=(RC) ln (
ESt
R
S tD
VDD
DD
S t / GT
S t / GT
R1
R1
R2
ES t
ES t
VDD
VDD - VTST
VDD
tGTA=(R1 C) In (
)
VTST
R1R2
Rp=
R1+R2
tGTP=(Rp C) In (
R2
VDD
VDD - VTST
VDD
)
tGTA=(R1 C) In (
VTST
R1R2
Rp=
R1+R2
tGTP=(Rp C) In (
HM 9270C/D
DTMF RECEIVER
Input Configuration
The input arrangement of the HM9270C/D provides a differential-input operational amplifier as well as a
bias source (VREF ) which is used to bias the inputs at mid-rail.
Provision is made for connection of a feedback resistor to the op-amp output (GS) for adjustment of gain.
In a single-ended configuration, the input pins are connected as shown in Fig. 2 with the op-amp connected
for unity gain and VREF biasing the input at 1/2V DD.
Fig. 9 shows the differential configuration, which permits the adjustment of gain with the feedback resistor
R5.
C1
HM9270C/D
R1
+
-
C2
R4
GS
R5
R3
R2
VREF
Fhigh Key
1209 1
1336 2
1477 3
1209 4
1336 5
1477 6
1209 7
1336 8
1477 9
1336 0
1209 *
1477 #
1633 A
1633 B
1633 C
1633 D
ANY
TOE Q4
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
L
Z
Q3
L
L
L
H
H
H
H
L
L
L
L
H
H
H
H
L
Z
Q2
L
H
H
L
L
H
H
L
L
H
H
L
L
H
H
L
Z
Q1
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
Z
fLow
697
697
697
770
770
770
852
852
852
941
941
941
697
770
852
941
-
Fhigh Key
1209 1
1336 2
1477 3
1209 4
1336 5
1477 6
1209 7
1336 8
1477 9
1336 0
1209 *
1477 #
1633 A
1633 B
1633 C
1633 D
ANY
TOE Q4
Q3 Q2 Q1
H
L
L
L
H
H
L
L
H
L
H
L
L
H
H
H
L
H
L
L
H
L
H
L
H
H
L
H
H
L
H
L
H
H
H
H
H
L
L
L
H
H
L
L
H
H
H
L
H
L
H
H
L
H
H
H
H
H
L
L
H
H
PREVIOUS DATA
H
H
L
Z
Z
Z
Z
- 9 -
INH=VDD
HM 9270C/D
DTMF RECEIVER
SPECIAL PACKAGE PIN CONFIGURATIONS
HM9270DM
IN+
INGS
VREF
INH
PWDN
OSC1
OSC2
VSS
NC
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
- 10 -
VDD
St/GT
EST
StD
Q4
Q3
Q2
Q1
TOE
NC