æè¿schemeãåå¼·ãã¦ãã¦æã£ããã¨ã ãé¢æ°åè¨èªããã®ã¾ã¾è«çåæã§ãããããããããªãï¼ã ASIC/FPGAã®ä¿¡å·å¦çã®éçºã¯ã â å¦çã®ã¢ã«ã´ãªã ãæ°å¼ã§æ¸ã â¡ã¢ã«ã´ãªãºã ãCè¨èªã«æ¸ãç´ããï¼Cè¨èªã§ãã¹ããè¡ãï¼ â¢RTLã¸å¤æããã ã®3段éã主æµã§ããRTLã®å¾ãããããããã®ã§ãããVerilogãªãVHDLã¾ã§è¡ã£ã¦ãã¾ãã°ããã¨ã¯æ¯ããæè¡ãªã®ã§ä½ãæãå ¥ããå¿ è¦ããªããSystemCã¨ãã¯â¡ã¨â¢ã®éå ¨ä½ãåãæã¡ãé«ä½åæãã¼ã«ã¨ããã®ã¯â¡ããèªåçã«â¢ãä½ãããã£ããããã¨ãããªæãã â ããâ¡ã®æ¬è³ªã¯ãé次å¦çã®è¿½å ã§ããã 16åã®ããå¤ã足ãå¦çãèããã¨ãâ ã®æ®µéã§ã¯ãy = Σni (1 <= i <= 16)ãã®ãããªè¡¨ç¾ã«ãªããããã«æéã®æ¦å¿µã¯ãªããä¸è¬çãªããã»ããµã¯åæã«å¦çãã§ããªãã®ã§ãCè¨èªã§ãã®æ°å¼ã表ãã¨ããã®ããã«ãªãã i
{{#tags}}- {{label}}
{{/tags}}